XC3S700A
Abstract: xc3s200aft256 XC3S400AFT256 XC3S50A L01P L02P FG320 UG331 L05P xc3s400a ftg256
Text: Spartan-3A FPGA Family: Data Sheet R DS529 July 10, 2007 Product Specification Module 1: Introduction and Ordering Information - DS529-1 v1.4.1 July 10, 2007 • • • • • • • Introduction Features Architectural and Configuration Overview General I/O Capabilities
|
Original
|
PDF
|
DS529
DS529-1
DS529-2
DS529-3
XC3S50A
XC3S200A
FT256
DS529-4
XC3S700A
xc3s200aft256
XC3S400AFT256
L01P
L02P
FG320
UG331
L05P
xc3s400a ftg256
|
LM388
Abstract: No abstract text available
Text: July 13, 2011 Revision 1.0 ADC12D1X00RFRB Reference Board Users’ Guide Copyright 2011 National Semiconductor Corporation -2- Table of Contents 1.0 Overview 1.1 Features 1.2 Packing List 1.3 References 2.0 Quick Start 2.1 Installing the WaveVision 5 Software
|
Original
|
PDF
|
ADC12D1X00RFRB
ADC12D1X00RFRB
LM388
|
socket am3 pinout
Abstract: socket AM2 pinout AM2 pinout Socket F am2 socket pin diagram am3 socket pinout am3 socket pin diagram am2 socket pinout socket AM3 pinout diagram PCIe cable pinout LX5511
Text: Broaddown4 User Manual Issue – 2.00 draft Enterpoint Ltd. - Broaddown4 Manual – Issue 2.00 11/04/2007 Kit Contents You should receive the following items with you Broaddown4 development kit: 1 - Broaddown4 Board 2 - Programming Cable Prog2 Figure 1 - Broaddown4 Board
|
Original
|
PDF
|
|
C3202
Abstract: C32025 TMS320C25 test bench for 16 bit shifter C32025TX
Text: Control Unit o 16-bit instruction decoding o Repeat instructions for effi- C32025 Digital Signal Processor Core cient use of program space and enhanced execution Central Arithmetic-Logic Unit o 16-bit parallel shifter; 32-bit arithmetic and logical operations
|
Original
|
PDF
|
16-bit
C32025
32-bit
C32025
TMS320C25
C3202
test bench for 16 bit shifter
C32025TX
|
FSV 052
Abstract: TC7WG00FC TC7WG02FC TC7WG04FC TC7WG08FC TC7WG125FC TC7WG14FC TC7WG17FC TC7WG32FC TC7WG34FC
Text: 東芝半導体情報誌アイ 2006年2月号 VOLUME 163 CONTENTS INFORMATION ザイリンクスと65nm FPGAの共同開発で合意 .2 新製品情報 CMOSロジックファミリー L-MOS LVPシリーズ "CST8" .2
|
Original
|
PDF
|
65nmFPGA
20041090nm
300mm
FSV 052
TC7WG00FC
TC7WG02FC
TC7WG04FC
TC7WG08FC
TC7WG125FC
TC7WG14FC
TC7WG17FC
TC7WG32FC
TC7WG34FC
|
PCA82C250T
Abstract: Bosch
Text: Supports CAN Specification 2.0B Standard and Extended Data and Remote Frames Two independent CAN cores with Dual CAN (CAN2) one host-controller interface Programmable data rate up to 1 mbps Programmable baud rate presca- Bus Controller Core
|
Original
|
PDF
|
27-bit
XC4VLX15-12
PCA82C250T
Bosch
|
XAPP1014
Abstract: smpte 424m to smpte 274m 3G-SDI serializer XAPP224 DATA RECOVERY 425M SMPTE-305M PCIe BT.656 ML571 vhdl code for multiplexing Tables in dvb-t SONY service manual circuits
Text: Audio/Video Connectivity Solutions for Virtex-5 FPGAs Reference Designs for the Broadcast Industry: Volume 2 XAPP1014 v1.2 November 9, 2009 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development
|
Original
|
PDF
|
XAPP1014
XAPP1014
smpte 424m to smpte 274m
3G-SDI serializer
XAPP224 DATA RECOVERY
425M
SMPTE-305M
PCIe BT.656
ML571
vhdl code for multiplexing Tables in dvb-t
SONY service manual circuits
|
verilog code for implementation of des
Abstract: 3S1200E-4 verilog code for des
Text: FIPS 46-3 Standard Compliant DES Data Encryption Standard Core Encryption/Decryption performed in 16 cycles ECB mode 56 bits of security For use in FPGA or ASIC designs Verilog IP Core Non Pipelined version Small gate count The DES core implements the Data Encryption Standard (DES) documented in the U.S.
|
Original
|
PDF
|
0x0123456789abcdef
0x4e6f772069732074
0x68652074696d6520
0x666f7220616c6c20
0x3fa40e8a984d4815
0x6a271787ab8883f9
0x893d51ec4b563b53
verilog code for implementation of des
3S1200E-4
verilog code for des
|
6SLX25-2
Abstract: 3s1000-5 SPARTAN-6 image processing 3S100 DSP48A DSP48E 6SLX25 "motion jpeg" dcm verilog code
Text: Baseline ISO/IEC 10918-1 JPEG Compliance Programmable Huffman Tables two DC, two AC and JPEG-D Programmable quantization tables (four) Baseline JPEG Decoder Core Up to four color components (optionally extendable to 255 components) Supports all possible scan configurations and all JPEG formats
|
Original
|
PDF
|
1920x1152,
6SLX25-2
3s1000-5
SPARTAN-6 image processing
3S100
DSP48A
DSP48E
6SLX25
"motion jpeg"
dcm verilog code
|
verilog code for slave SPI with FPGA
Abstract: XC3S50 XC2V80
Text: Run-time programmable master or slave mode operation SPI_MS Serial Peripheral Interface Master/Slave Xilinx Core High bit rates Bit rates generated in Master mode: ÷2, ÷4, ÷8, ÷10, ÷12, …, ÷512 of the system clock Bit rates supported in slave mode: fSCK ≤ fSYSCLK ÷4
|
Original
|
PDF
|
64x18
XC3S50-5
XC3S100E-5
XC2V80-6
XC4VLX15-12
XC5VLX30-3
verilog code for slave SPI with FPGA
XC3S50
XC2V80
|
RAMB36E1
Abstract: RAMB16s spartan6 lx25 LX15-12 deinterlace RAM18E1 bob deinterlacer cpu 226 deinterlacer BT.656
Text: VDINT Basic BT.656 Video Deinterlacer IP Core This deinterlacer IP core converts a standard interlaced video stream to progressive video format for further processing or display. Extremely efficient, the deinterlacer core requires little area and transforms the video with practically no delay.
|
Original
|
PDF
|
480i/576i,
RAMB36E1
RAMB16s
spartan6 lx25
LX15-12
deinterlace
RAM18E1
bob deinterlacer
cpu 226
deinterlacer
BT.656
|
philips RC5 protocol
Abstract: rc5 protocol Manchester CODING DECODING FPGA philips RC5 decoder RC5 IR home theater IR remote control circuit diagram virtex 2 pro manchester encoder xilinx RC5 encoder RC5 philips
Text: 5-bit address and 6-bit command length IR-RC5-E and -D Bi-phase coding also known as Manchester coding Infrared Encoder and Decoder Cores Carrier frequency of 36 kHz as per the RC5 standard Fully synchronous design Encoder Features This pair of cores implements an Encoder and a Decoder for Consumer IR (CIR) infrared remote control signals using the popular RC5 IR protocol, originally developed by
|
Original
|
PDF
|
|
4VFX12-12
Abstract: No abstract text available
Text: Complies with the USB 2.0 specification USBHS-HUB USB Hi-Speed Embedded Hub Controller Core The USBHS-HUB core implements a hi-speed configurable USB Hub controller that can serve as an interface between a USB host and multiple USB peripheral devices, each
|
Original
|
PDF
|
|
verilog coding using instantiations
Abstract: DS512 XAPP917
Text: w Application Note: Migration Guide R Block Memory Generator Migration Guide XAPP917 v5.0 September 16, 2009 Summary This document provides step-by-step instructions for migrating designs containing instances of either the legacy memory cores (Dual Port Block Memory and Single Port Block Memory cores)
|
Original
|
PDF
|
XAPP917
verilog coding using instantiations
DS512
XAPP917
|
|
16750 UART texas instruments
Abstract: 16750 UART uart 16750 H16750S uart 16750 baud rate
Text: Capable of running all existing 16450 and 16550a software Fully Synchronous design. All inputs and outputs are based on the rising edge of clock H16750S UART with FIFOs, IrDA, and Synchronous CPU Interface Core The H16750S is a standard UART providing 100% software compatibility with the popular Texas Instruments 16750 device. It performs serial-to-parallel conversion on data
|
Original
|
PDF
|
16550a
H16750S
H16750S
16450-compatible
16750 UART texas instruments
16750 UART
uart 16750
uart 16750 baud rate
|
UG628
Abstract: No abstract text available
Text: Spartan-6 FPGA Configuration User Guide UG380 v2.5 January 23, 2013 Notice of Disclaimer The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL
|
Original
|
PDF
|
UG380
UG628
|
ET1100-0000
Abstract: ET9200 ET1100 ET1200 STR W 5453 A REGULATOR et1100 design guide FB1111-0142 ET1200-0000 FB1111-0142 spi sample code BGA128
Text: BECKHOFF New Automation Technology EtherCAT | Development Products EtherCAT – Ultra high-speed for automation Highlights – – – Ethernet up to the terminal – complete continuity Ethernet process interface scalable from 1 bit to 64 kbyte first true Ethernet solution for the field level
|
Original
|
PDF
|
DK3272-0408
ET1100-0000
ET9200
ET1100
ET1200
STR W 5453 A REGULATOR
et1100 design guide
FB1111-0142
ET1200-0000
FB1111-0142 spi sample code
BGA128
|
RAMB16WER
Abstract: blk_mem_gen DS512 XAPP917 vhdl coding for pipeline
Text: Application Note: Migration Guide Block Memory Generator Migration Guide XAPP917 v6.0 April 19, 2010 Summary This document provides step-by-step instructions for migrating designs containing instances of either the legacy memory cores (Dual Port Block Memory and Single Port Block Memory cores)
|
Original
|
PDF
|
XAPP917
RAMB16WER
blk_mem_gen
DS512
XAPP917
vhdl coding for pipeline
|
XQR4VSX55-10CF1140V
Abstract: XQR4VSX55 CF1140 XQR4VFX140-10CF1509V XQR4VSX55-10CF1140 CF1144 XQR4VFX140-10CF1509 XtremeDSP XQR4VFX60-10CF1144 xqr4vlx200
Text: R Space-Grade Virtex-4QV Family Overview DS653 v2.0 April 12, 2010 Product Specification General Description The Virtex -4QV family of space-grade, radiation-tolerant FPGAs meets the requirements of space applications that demand high-performance as well as control capabilities. For years, the only solution available to customers with highperformance space applications were ASICs with long development and fabrication times as well as high NREs. Now,
|
Original
|
PDF
|
DS653
XQR4VSX55-10CF1140V
XQR4VSX55
CF1140
XQR4VFX140-10CF1509V
XQR4VSX55-10CF1140
CF1144
XQR4VFX140-10CF1509
XtremeDSP
XQR4VFX60-10CF1144
xqr4vlx200
|
DSP48
Abstract: DSP48A DSP48E DSP48E1 PPC405 PPC440 UG112 iodelay UG440 LX240T
Text: XPower Estimator User Guide [Guide Subtitle] [optional] UG440 v4.0 May 3, 2010 [optional] Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the
|
Original
|
PDF
|
UG440
DSP48
DSP48A
DSP48E
DSP48E1
PPC405
PPC440
UG112
iodelay
UG440
LX240T
|
XQ5VLX110
Abstract: XQ5VLX330T SX95T DS714 XQ5VFX130T ROCKETIO VIRTEX-5 LX110 UG190 UG191 UG195
Text: 74 Virtex-5Q FPGA Data Sheet: DC and Switching Characteristics DS714 v2.0 December 17, 2009 Product Specification Virtex-5Q FPGA Electrical Characteristics Virtex -5Q FPGAs are available in -2 and -1 speed grades, with -2 having the highest performance. Virtex-5Q FPGA
|
Original
|
PDF
|
DS714
DS174,
UG190,
UG191,
UG192,
UG193,
UG194,
UG195,
UG196,
XQ5VLX110
XQ5VLX330T
SX95T
DS714
XQ5VFX130T
ROCKETIO
VIRTEX-5 LX110
UG190
UG191
UG195
|
XQ4VSX55
Abstract: xq4vlx25 XQ4VLX60-10FF668M XQ4VLX40 XQ4VFX60 xq4vlx60 XQ4VFX60-10EF672M XQ4VLX40-10FF668M XQ4VLX100 Virtex 4Q
Text: Virtex-4Q FPGA Data Sheet: DC and Switching Characteristics R DS595 v1.6 April 27, 2010 Product Specification Virtex-4Q FPGA Electrical Characteristics Defense-grade Virtex -4Q FPGAs are available in -10 speed grade and are qualified for industrial (TJ = –40°C to +100°C),
|
Original
|
PDF
|
DS595
XQ4VSX55
xq4vlx25
XQ4VLX60-10FF668M
XQ4VLX40
XQ4VFX60
xq4vlx60
XQ4VFX60-10EF672M
XQ4VLX40-10FF668M
XQ4VLX100
Virtex 4Q
|
asynchronous fifo vhdl
Abstract: vhdl code for asynchronous fifo synchronous fifo fifo vhdl FIFO Generator User Guide fifo generator xilinx datasheet spartan synchronous fifo design in verilog DESIGN AND IMPLEMENTATION OF SYNCHRONOUS FIFO semiconductors replacement guide XAPP992
Text: Application Note: Migration Guide R FIFO Generator Migration Guide XAPP992 v4.5 June 24, 2009 Summary The FIFO Generator Migration Guide provides step-by-step instructions for migrating existing designs containing instances of either legacy FIFO cores (Synchronous FIFO v5.x and
|
Original
|
PDF
|
XAPP992
asynchronous fifo vhdl
vhdl code for asynchronous fifo
synchronous fifo
fifo vhdl
FIFO Generator User Guide
fifo generator xilinx datasheet spartan
synchronous fifo design in verilog
DESIGN AND IMPLEMENTATION OF SYNCHRONOUS FIFO
semiconductors replacement guide
XAPP992
|
CORDIC v4.0
Abstract: FIX16 CORDIC in xilinx CORDIC SPARTAN-3E IC BA 3812 DATASHEET CORDIC system generator xilinx cordic design for fixed angle rotation cordic design for fixed angle of rotation cordic algorithm in matlab
Text: CORDIC v4.0 DS249 April 24, 2009 Product Specification • Introduction The Xilinx LogiCORE IP CORDIC core implements a generalized coordinate rotational digital computer CORDIC algorithm. For use with Xilinx CORE Generator™ and Xilinx System Generator™ v11.1 or later.
|
Original
|
PDF
|
DS249
CORDIC v4.0
FIX16
CORDIC in xilinx
CORDIC
SPARTAN-3E
IC BA 3812 DATASHEET
CORDIC system generator xilinx
cordic design for fixed angle rotation
cordic design for fixed angle of rotation
cordic algorithm in matlab
|