Untitled
Abstract: No abstract text available
Text: PRELIMINARY DATA SHEET MOS INTEGRATED CIRCUIT V852 32-/16-BIT SINGLE-CHIP MICROCONTROLLER The |iPD703002 is a product in the V850 family™ of 32-bit single-chip m icrocontrollers for real-time control applications. It integrates a 32-bit CPU, ROM, RAM, interrupt controller, real-time pulse unit, and serial interface
|
OCR Scan
|
PDF
|
32-/16-BIT
iPD703002
32-bit
U10038E
U10243E
25-MHz
P100GC-50-7EA-2
b427525
00fi57Dfi
|
Untitled
Abstract: No abstract text available
Text: NEC ¿iPD703002 10. RESET FUNCTION W hen the RESET signal is made low, the system is reset, and the on-chip hardw are units are initialized. The reset status is cleared when the RESET signal is made high, and the CPU starts executing the program . Initialize the contents of each register in the program as necessary.
|
OCR Scan
|
PDF
|
uPD703002
|
Untitled
Abstract: No abstract text available
Text: NEC ¿iPD703002 - NOTES FOR CMOS DEVICES- PRECAUTION AGAINST ESD FOR SEMICONDUCTORS Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultim ately degrade the device operation. Steps must be
|
OCR Scan
|
PDF
|
uPD703002
|
Untitled
Abstract: No abstract text available
Text: ¿iPD703002 NEC 15. RECOMMENDED SOLDERING CONDITIONS The /¿PD703002 should be soldered and m ounted under the follow ing recom m ended conditions. For the recom m ended soldering conditions, refer to the docum ent S e m ico n d uctor Device M ounting T e c h n o l
|
OCR Scan
|
PDF
|
uPD703002
iPD703002
10535E)
IR35-1
|
Untitled
Abstract: No abstract text available
Text: ¿iPD703002 NEC 14. PACKAGE DRAWINGS 100 PIN PLASTIC QFP FINE PITCH (D 1 4) detail of lead end CL tII TT ü n ! i! i! i! i! i! i! i! i! i! i! i! iü i! i! i! i! i! i! i! i! i! i! i! i! ü ll I a N L NOTE Each lead centerline is located within 0.10 mm (0.004 inch) of
|
OCR Scan
|
PDF
|
uPD703002
S100G
C-50-8EU
|
Untitled
Abstract: No abstract text available
Text: ¿iPD703002 NEC 9 . P O R T F U N C T IO N 9.1 Featu res The ports of the /JPD703002 have the following features: • N um ber of port pins Input port: 1 I/O port: 67 • Shared with I/O pins of other peripheral functions • Input/output specifiable bitw ise
|
OCR Scan
|
PDF
|
uPD703002
/JPD703002
PD703002
uPD70303
|
CCR10.0MC5
Abstract: Kyocera CT 285
Text: NEC ¿iPD703002 12. ELECTRICAL SPECIFICATIONS A b so lu te M axim um R atings T a = 25 °C Param eter Sym bol Supply v o lta ge V dd C ondition V dd pin Ratings Unit - 0 .5 to +7.0 V C V dd C V dd pin - 0 .5 to +7.0 V CVss CVss pin - 0 .5 to +0.5 V Input v o lta ge
|
OCR Scan
|
PDF
|
uPD703002
CCR10.0MC5
Kyocera CT 285
|
"vector instructions" saturation
Abstract: No abstract text available
Text: ¿¿PD703002 NEC 11. INSTRUCTION SET 11.1 In s tru c tio n Set L is t • How to read in s tru c tio n set lis t This colum n indicates an instruction group. T h is instruction set list classifies instructions by group. This colum n indicates the m nem onic o f the instruction.
|
OCR Scan
|
PDF
|
uPD703002
32-bit
"vector instructions" saturation
|
Untitled
Abstract: No abstract text available
Text: NEC ¿iPD703002 8. SERIAL INTERFACE FUNCTION SIO 8.1 Featu res The /¿PD703002 is provided with four independent serial interface channels. (1) A synchronous serial interface (UART): 1 channel (2) C locked synchronous serial interface (CSIO to CSI2): 3 channels
|
OCR Scan
|
PDF
|
uPD703002
PD703002
PD703002
|
mask rom
Abstract: No abstract text available
Text: NEC ¿¿PD70P3002 1. DIFFERENCES BETWEEN /xPD70P3002 AND /xPD703002 The /¿PD70P3002 is a PROM version of the /¿PD703002. Therefore, these two versions are identical except for differences because of the ROM specifications for example, specifications concerning writing and verifying .
|
OCR Scan
|
PDF
|
uPD70P3002
uPD703002
PD70P3002
PD70P3002
PD703002.
PD70P3002.
/iPD703002
mask rom
|