Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    CY2SSTV855ZXCT Search Results

    SF Impression Pixel

    CY2SSTV855ZXCT Price and Stock

    Skyworks Solutions Inc CY2SSTV855ZXCT

    Zero Delay Buffer 4-Out Differential 28-Pin TSSOP T/R
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Verical CY2SSTV855ZXCT 8,850 2
    • 1 -
    • 10 $4.046
    • 100 $4.046
    • 1000 $4.046
    • 10000 $4.046
    Buy Now
    Arrow Electronics CY2SSTV855ZXCT 8,850 12 Weeks 1
    • 1 $4.046
    • 10 $4.046
    • 100 $4.046
    • 1000 $4.046
    • 10000 $4.046
    Buy Now

    CY2SSTV855ZXCT Datasheets (2)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    CY2SSTV855ZXCT Cypress Semiconductor IC PLL CLOCK BUFFER SNGL 60 TO 170MHZ 2.5V Original PDF
    CY2SSTV855ZXCT Silicon Laboratories Clock/Timing - Application Specific, Integrated Circuits (ICs), IC CLK BUF DDR 170MHZ 1CIRC Original PDF

    CY2SSTV855ZXCT Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    CY2SSTV855ZXCT

    Abstract: CY2SSTV855 CY2SSTV855ZC CY2SSTV855ZCT CY2SSTV855ZI CY2SSTV855ZIT CY2SSTV855ZXI CY2SSTV855ZXIT
    Text: CY2SSTV855 Differential Clock Buffer/Driver Features Functional Description • Phase-locked loop PLL clock distribution for Double Data Rate Synchronous DRAM applications • 1:5 differential outputs • External feedback pins (FBINT, FBINC) are used to


    Original
    CY2SSTV855 28-pin CY2SSTV855 CY2SSTV855ZXCT CY2SSTV855ZC CY2SSTV855ZCT CY2SSTV855ZI CY2SSTV855ZIT CY2SSTV855ZXI CY2SSTV855ZXIT PDF

    CY2SSTV855ZXCT

    Abstract: CY2SSTV855ZCT CY2SSTV855ZI CY2SSTV855ZIT CY2SSTV855ZXI CY2SSTV855ZXIT CY2SSTV855 CY2SSTV855ZC
    Text: CY2SSTV855 Differential Clock Buffer/Driver Features Functional Description • Phase-locked loop PLL clock distribution for Double Data Rate Synchronous DRAM applications • 1:5 differential outputs • External feedback pins (FBINT, FBINC) are used to


    Original
    CY2SSTV855 28-pin CY2SSTV855 CY2SSTV855ZXCT CY2SSTV855ZCT CY2SSTV855ZI CY2SSTV855ZIT CY2SSTV855ZXI CY2SSTV855ZXIT CY2SSTV855ZC PDF

    Untitled

    Abstract: No abstract text available
    Text: CY2SSTV855 Differential Clock Buffer/Driver Features Functional Description • Phase-locked loop PLL clock distribution for Double Data Rate Synchronous DRAM applications • 1:5 differential outputs • External feedback pins (FBINT, FBINC) are used to


    Original
    CY2SSTV855 28-pin CY2SSTV855 PDF

    Untitled

    Abstract: No abstract text available
    Text: CY2SSTV855 Differential Clock Buffer/Driver Features Functional Description • Phase-locked loop PLL clock distribution for Double Data Rate Synchronous DRAM applications • 1:5 differential outputs • External feedback pins (FBINT, FBINC) are used to


    Original
    CY2SSTV855 28-pin CY2SSTV855 PDF

    CY2SSTV855ZXCT

    Abstract: CY2SSTV855 CY2SSTV855ZC CY2SSTV855ZCT CY2SSTV855ZI CY2SSTV855ZIT CY2SSTV855ZXI CY2SSTV855ZXIT
    Text: CY2SSTV855 Differential Clock Buffer/Driver Features Functional Description • Phase-locked loop PLL clock distribution for Double Data Rate Synchronous DRAM applications • 1:5 differential outputs • External feedback pins (FBINT, FBINC) are used to


    Original
    CY2SSTV855 28-pin CY2SSTV855 CY2SSTV855ZXCT CY2SSTV855ZC CY2SSTV855ZCT CY2SSTV855ZI CY2SSTV855ZIT CY2SSTV855ZXI CY2SSTV855ZXIT PDF

    CY2SSTV855ZXCT

    Abstract: CY2SSTV855 CY2SSTV855ZC CY2SSTV855ZCT CY2SSTV855ZI CY2SSTV855ZIT CY2SSTV855ZXI CY2SSTV855ZXIT
    Text: CY2SSTV855 Differential Clock Buffer/Driver Features Functional Description • Phase-locked loop PLL clock distribution for Double Data Rate Synchronous DRAM applications • 1:5 differential outputs • External feedback pins (FBINT, FBINC) are used to


    Original
    CY2SSTV855 28-pin CY2SSTV855 CY2SSTV855ZXCT CY2SSTV855ZC CY2SSTV855ZCT CY2SSTV855ZI CY2SSTV855ZIT CY2SSTV855ZXI CY2SSTV855ZXIT PDF

    Untitled

    Abstract: No abstract text available
    Text: CY2SSTV855 Differential Clock Buffer/Driver Features Functional Description • Phase-locked loop PLL clock distribution for Double Data Rate Synchronous DRAM applications • 1:5 differential outputs • External feedback pins (FBINT, FBINC) are used to


    Original
    CY2SSTV855 28-pin CY2SSTV855 PDF