CY7C1355C
Abstract: No abstract text available
Text: CY7C1355C, CY7C1357C 9-Mbit 256 K x 36 / 512 K × 18 Flow-Through SRAM with NoBL Architecture 9-Mbit (256 K × 36 / 512 K × 18) Flow-through SRAM with NoBL™ Architecture Features Functional Description • No Bus Latency™ (NoBL™) architecture eliminates dead
|
Original
|
PDF
|
CY7C1355C,
CY7C1357C
CY7C1355C/CY7C1357C
CY7C1355C
|
Untitled
Abstract: No abstract text available
Text: CY7C1568KV18/CY7C1570KV18 72-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.5 Cycle Read Latency 72-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) Features Configurations • 72-Mbit density (4 M x 18, 2 M × 36) With Read Cycle Latency of 2.5 cycles:
|
Original
|
PDF
|
CY7C1568KV18/CY7C1570KV18
72-Mbit
CY7C1568KV18
CY7C1570KV18
|
Untitled
Abstract: No abstract text available
Text: CY7C1319KV18/CY7C1321KV18 18-Mbit DDR II SRAM Four-Word Burst Architecture 18-Mbit DDR II SRAM Four-Word Burst Architecture Features Configurations • 18-Mbit density 1 M x 18, 512 K × 36 CY7C1319KV18 – 1 M × 18 ■ 333-MHz clock for high bandwidth
|
Original
|
PDF
|
CY7C1319KV18/CY7C1321KV18
18-Mbit
CY7C1319KV18
333-MHz
CY7C1321KV18
|
Untitled
Abstract: No abstract text available
Text: CY7C1163KV18/CY7C1165KV18 18-Mbit QDR II+ SRAM Four-Word Burst Architecture 2.5 Cycle Read Latency 18-Mbit QDR® II+ SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) Features Configurations • Separate independent read and write data ports
|
Original
|
PDF
|
CY7C1163KV18/CY7C1165KV18
18-Mbit
550-MHz
CY7C1165KV18
|
Untitled
Abstract: No abstract text available
Text: CY7C1143KV18/CY7C1145KV18 18-Mbit QDR II+ SRAM Four-Word Burst Architecture 2.0 Cycle Read Latency 18-Mbit QDR® II+ SRAM Four-Word Burst Architecture (2.0 Cycle Read Latency) Features Configurations • Separate independent read and write data ports
|
Original
|
PDF
|
CY7C1143KV18/CY7C1145KV18
18-Mbit
450-MHz
CY7C1145KV18
|
Untitled
Abstract: No abstract text available
Text: CY7C1423KV18/CY7C1424KV18 36-Mbit DDR II SIO SRAM Two-Word Burst Architecture 36-Mbit DDR II SIO SRAM Two-Word Burst Architecture Features Configurations • 36-Mbit density 2 M x 18, 1 M × 36 CY7C1423KV18 – 2 M × 18 ■ 333 MHz clock for high bandwidth
|
Original
|
PDF
|
CY7C1423KV18/CY7C1424KV18
36-Mbit
CY7C1423KV18
CY7C1424KV18
|
Untitled
Abstract: No abstract text available
Text: CY7C1548KV18/CY7C1550KV18 72-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.0 Cycle Read Latency 72-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.0 Cycle Read Latency) Features Configurations • 72-Mbit density (4 M x 18, 2 M × 36) With Read Cycle Latency of 2.0 cycles:
|
Original
|
PDF
|
CY7C1548KV18/CY7C1550KV18
72-Mbit
450-MHz
CY7C1548KV18
CY7C1550KV18
|
Untitled
Abstract: No abstract text available
Text: CY7C2168KV18/CY7C2170KV18 18-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.5 Cycle Read Latency with ODT 18-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations • 18-Mbit density (1 M x 18, 512 K × 36)
|
Original
|
PDF
|
CY7C2168KV18/CY7C2170KV18
18-Mbit
550-MHz
CY7C2168KV18
CY7C2170KV18
|
Untitled
Abstract: No abstract text available
Text: CY7C1243KV18/CY7C1245KV18 36-Mbit QDR II+ SRAM Four-Word Burst Architecture 2.0 Cycle Read Latency 36-Mbit QDR® II+ SRAM Four-Word Burst Architecture (2.0 Cycle Read Latency) Features Configurations Separate independent read and write data ports ❐ Supports concurrent transactions
|
Original
|
PDF
|
CY7C1243KV18/CY7C1245KV18
36-Mbit
CY7C1245KV18
|
CY7C1382DV33-200BZI
Abstract: No abstract text available
Text: CY7C1380DV33 CY7C1382DV33 18-Mbit 512 K x 36/1 M × 18 Pipelined SRAM 18-Mbit (512 K × 36/1 M × 18) Pipelined SRAM Features Functional Description • Supports bus operation up to 200 MHz ■ Available speed grades is 200 MHz ■ Registered inputs and outputs for pipelined operation
|
Original
|
PDF
|
CY7C1380DV33
CY7C1382DV33
18-Mbit
CY7C1380DV33/CY7C1382DV33
CY7C1382DV33-200BZI
|
CY7C1570KV18
Abstract: No abstract text available
Text: CY7C1568KV18/CY7C1570KV18 72-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.5 Cycle Read Latency 72-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) Features Configurations • 72-Mbit density (4 M x 18, 2 M × 36) With Read Cycle Latency of 2.5 cycles:
|
Original
|
PDF
|
CY7C1568KV18/CY7C1570KV18
72-Mbit
CY7C1568KV18
CY7C1570KV18
CY7C1570KV18
|
Untitled
Abstract: No abstract text available
Text: CY7C2268KV18/CY7C2270KV18 36-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.5 Cycle Read Latency with ODT 36-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations • 36-Mbit density (2 M x 18, 1 M × 36)
|
Original
|
PDF
|
CY7C2268KV18/CY7C2270KV18
36-Mbit
CY7C2268KV18
CY7C2270KV18
|
Untitled
Abstract: No abstract text available
Text: CY7C1148KV18/CY7C1150KV18 18-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.0 Cycle Read Latency 18-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.0 Cycle Read Latency) Features Configurations • 18-Mbit density (1 M x 18, 512 K × 36) With Read Cycle Latency of 2.0 cycles:
|
Original
|
PDF
|
CY7C1148KV18/CY7C1150KV18
18-Mbit
450-MHz
CY7C1148KV18
CY7C1150KV18
|
Untitled
Abstract: No abstract text available
Text: CY7C1521KV18 72-Mbit DDR II SRAM Four-Word Burst Architecture 72-Mbit DDR II SRAM Four-Word Burst Architecture Features Configurations • 72-Mbit Density 2 M x 36 CY7C1521KV18 – 2 M × 36 ■ 250 MHz Clock for High Bandwidth Functional Description ■
|
Original
|
PDF
|
CY7C1521KV18
72-Mbit
|
|
CY7C1302CV25
Abstract: 1e77
Text: CY7C1302CV25 PREMILINARY 9-Mbit Burst of Two Pipelined SRAMs with QDR Architecture Features Functional Description • Separate independent Read and Write data ports — Supports concurrent transactions • 167-MHz clock for high bandwidth — 2.5 ns clock-to-Valid access time
|
Original
|
PDF
|
CY7C1302CV25
167-MHz
CY7C1302CV25
1e77
|
Untitled
Abstract: No abstract text available
Text: CY7C1312KV18, CY7C1314KV18 18-Mbit QDR II SRAM Two-Word Burst Architecture 18-Mbit QDR® II SRAM Two-Word Burst Architecture Features Configurations Separate independent read and write data ports ❐ Supports concurrent transactions CY7C1312KV18 – 1 M x 18
|
Original
|
PDF
|
18-Mbit
CY7C1312KV18,
CY7C1314KV18
CY7C1312KV18
|
CY7C1354C
Abstract: CY7C1356C
Text: CY7C1354C CY7C1356C 9-Mbit 256K x 36/512K x 18 Pipelined SRAM with NoBL Architecture Functional Description[1] Features • Pin-compatible and functionally equivalent to ZBT™ • Supports 250-MHz bus operations with zero wait states — Available speed grades are 250, 200, and 166 MHz
|
Original
|
PDF
|
CY7C1354C
CY7C1356C
36/512K
250-MHz
CY7C1354C
CY7C1356C
|
Untitled
Abstract: No abstract text available
Text: CY7C1518KV18, CY7C1520KV18 72-Mbit DDR II SRAM Two-Word Burst Architecture 72-Mbit DDR II SRAM Two-Word Burst Architecture Features Configurations • 72-Mbit density 4 M x 18, 2 M × 36 CY7C1518KV18 – 4 M × 18 ■ 333 MHz clock for high bandwidth CY7C1520KV18 – 2 M × 36
|
Original
|
PDF
|
CY7C1518KV18,
CY7C1520KV18
72-Mbit
CY7C1518KV18
|
7N19
Abstract: CY7C1316AV18 CY7C1318AV18 CY7C1320AV18
Text: CY7C1316AV18 CY7C1318AV18 CY7C1320AV18 18-Mbit DDR-II SRAM 2-Word Burst Architecture Features Functional Description • 18-Mb density 2M x 8, 1M x 18, 512K x 36 • 250-MHz clock for high bandwidth • 2-Word burst for reducing address bus frequency • Double Data Rate (DDR) interfaces (data transferred at
|
Original
|
PDF
|
CY7C1316AV18
CY7C1318AV18
CY7C1320AV18
18-Mbit
18-Mb
250-MHz
CY7C1316AV18/CY7C1318AV18/CY7C1320AV18
7N19
CY7C1316AV18
CY7C1318AV18
CY7C1320AV18
|
Untitled
Abstract: No abstract text available
Text: CY7C1361C CY7C1363C PRELIMINARY 9-Mbit 256K x 36/512K x 18 Flow-Through SRAM Functional Description[1] Features • Supports 133-MHz bus operations The CY7C1361C/CY7C1363C is a 3.3V, 256K x 36 and 512K x 18 Synchronous Flowthrough SRAMs, respectively designed
|
Original
|
PDF
|
CY7C1361C
CY7C1363C
36/512K
133-MHz
CY7C1361C/CY7C1363C
|
CY7C1370DV25-167BZI
Abstract: AE144
Text: CY7C1370DV25 CY7C1372DV25 PRELIMINARY 18-Mbit 512K x 36/1M x 18 Pipelined SRAM with NoBL Architecture Features Functional Description • Pin-compatible and functionally equivalent to ZBT™ The CY7C1370DV25 and CY7C1372DV25 are 2.5V, 512K x 36 and 1 Mbit x 18 Synchronous pipelined burst SRAMs with
|
Original
|
PDF
|
CY7C1370DV25
CY7C1372DV25
18-Mbit
36/1M
CY7C1370DV25
CY7C1372DV25
CY7C1370DV25-167BZI
AE144
|
Untitled
Abstract: No abstract text available
Text: CY7C1386D CY7C1387D 18-Mbit 512 K x 36/1 M × 18 Pipelined DCD Sync SRAM 18-Mbit (512 K × 36/1 M × 18) Pipelined DCD Sync SRAM Features Functional Description • Supports bus operation up to 200 MHz ■ Available speed grades are 200, and 167 MHz ■
|
Original
|
PDF
|
CY7C1386D
CY7C1387D
18-Mbit
|
CY7C1355C
Abstract: No abstract text available
Text: CY7C1355C, CY7C1357C 9-Mbit 256 K x 36 / 512 K × 18 Flow-Through SRAM with NoBL Architecture 9-Mbit (256 K × 36 / 512 K × 18) Flow-through SRAM with NoBL™ Architecture Functional Description Features • No Bus Latency™ (NoBL™) architecture eliminates dead
|
Original
|
PDF
|
CY7C1355C,
CY7C1357C
133-MHz
CY7C1355C
|
Untitled
Abstract: No abstract text available
Text: CY7C1392KV18 CY7C1393KV18 18-Mbit DDR II SIO SRAM Two-Word Burst Architecture 18-Mbit DDR II SIO SRAM Two-Word Burst Architecture Features Configurations • 18-Mbit density 2 M x 8, 1 M × 18 CY7C1392KV18 – 2 M × 8 ■ 333-MHz clock for high bandwidth
|
Original
|
PDF
|
CY7C1392KV18
CY7C1393KV18
18-Mbit
333-MHz
|