RC5 decoder using the LPC2000
Abstract: RC5 decoder LPC214x.h ir transmit rc5 remote AN10722 rc5 protocol LPC2000 RC5.c RC5 CODE Biphase space decoder
Text: AN10722 RC5 decoder using the LPC2000 Rev. 01 — 16 July 2008 Application note Document information Info Content Keywords LPC2000, ARM7, RC5 decoder, Infrared Remote Control Abstract This application note demonstrates the use of a low cost ARM7 based NXP microcontroller for receiving and decoding RC5 commands.
|
Original
|
PDF
|
AN10722
LPC2000
LPC2000,
AN10722
RC5 decoder using the LPC2000
RC5 decoder
LPC214x.h
ir transmit rc5 remote
rc5 protocol
LPC2000
RC5.c
RC5 CODE
Biphase space decoder
|
667 ecb
Abstract: verilog code for implementation of des verilog code for des tsmc sram
Text: FIPS 46-3 Standard Compliant Encryption/Decryption performed in 48 cycles ECB mode DES3 Up to 168 bits of security Triple Data Encryption Standard Core Verilog IP Core The DES3 core implements the Triple Data Encryption Standard (DES3) documented in the U.S. Government publication FIPS 46-3.
|
Original
|
PDF
|
|
ras 0610 relay
Abstract: relay sm1 SH7712 RBL 43 P 530 SE SH7710 S273S
Text: User's Manual 32 The revision list summarizes the locations of revisions and additions. Details should always be checked by referring to the relevant text. SH7710, SH7712, SH7713 Group User’s Manual: Hardware Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7700 Series
|
Original
|
PDF
|
SH7710,
SH7712,
SH7713
32-Bit
SH7700
SH7710
SH7712
HD6417710
HD6417712
ras 0610 relay
relay sm1
RBL 43 P 530 SE
S273S
|
XAPP130
Abstract: verilog code for routing table XCV800 XC4000X XCV100 XCV1000 XCV150 XCV200 XCV300 XCV400
Text: APPLICATION NOTE Using the Virtex Block SelectRAM+ XAPP130 October 16, 1998 Version 1.0 13* Advance Application Note Summary The Virtex FPGA Series provides dedicated blocks of on-chip 4096 bit dual-port synchronous RAM. You can use each port of the block SelectRAM+
|
Original
|
PDF
|
XAPP130
verilog code for routing table
XCV800
XC4000X
XCV100
XCV1000
XCV150
XCV200
XCV300
XCV400
|
Untitled
Abstract: No abstract text available
Text: W94AD6KB / W94AD2KB 1Gb Mobile LPDDR Table of Contents1. 2. 3. 4. 5. 6. 7. 8. GENERAL DESCRIPTION . 4 FEATURES . 4
|
Original
|
PDF
|
W94AD6KB
W94AD2KB
A01-004
|
lcmx0256
Abstract: LCMX0256E LCMX02 LCMX0256E-3T100C 0123456789AB wake on lan RD1075 01-23-45-67-89-AB RD1054 Magic
Text: Wake on LAN June 2010 Reference Design RD1096 Introduction The Wake on LAN WoL is a feature that allows a load/client on a network to be turned on by a message sent via the network. The idea behind WoL is that devices on the network will consume less power in stand-by mode and
|
Original
|
PDF
|
RD1096
LC4032C-75T44C,
LCMX0256E-3T100C
1-800-LATTICE
lcmx0256
LCMX0256E
LCMX02
0123456789AB
wake on lan
RD1075
01-23-45-67-89-AB
RD1054
Magic
|
B605
Abstract: HC711E9 S085 b673 power transistor IC1 7812 b673 transistor SPGMR11 AN1060 MC68HC811E2FN2 M68HC11
Text: M68HC11E Family Data Sheet M68HC11 Microcontrollers M68HC11E/D Rev. 5 6/2003 MOTOROLA.COM/SEMICONDUCTORS MC68HC11E Family Data Sheet To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier
|
Original
|
PDF
|
M68HC11E
M68HC11
M68HC11E/D
MC68HC11E
B605
HC711E9
S085
b673 power transistor
IC1 7812
b673 transistor
SPGMR11
AN1060
MC68HC811E2FN2
M68HC11
|
PIR alarm system
Abstract: txal* 228 bs ADE-602-096B dp83848 application 264 bf BT 816 cd0a2 un 816 i 336 SH7700 DP83848
Text: REJ09B0288-0150 The revision list can be viewed directly by clicking the title page. The revision list summarizes the locations of revisions and additions. Details should always be checked by referring to the relevant text. SH7713 32 Hardware Manual TM SuperH
|
Original
|
PDF
|
REJ09B0288-0150
SH7713
32-Bit
SH7700
HD6417713
PIR alarm system
txal* 228 bs
ADE-602-096B
dp83848 application
264 bf
BT 816
cd0a2
un 816 i 336
DP83848
|
mt 1389 de
Abstract: MLC 8050 Transistor mlc 8050 IC01 -P10 Replace philips tea 1090 8*8 led dot MATRIX Driver i2c tea 1601 t MDT 1692 LT 542 seven segment display data sheet mt 1389
Text: REJ09B0360-0100 32 SH7764 Group Hardware Manual Renesas 32-Bit RISC Microcomputer SuperHTM RISC Engine Family SH-4A Series SH77641 SH77640 Rev.1.00 Revision Date: Nov. 22, 2007 R5S77641 R5S77640 Rev. 1.00 Nov. 22, 2007 Page ii of lvi Notes regarding these materials
|
Original
|
PDF
|
REJ09B0360-0100
SH7764
32-Bit
SH77641
SH77640
R5S77641
R5S77640
mt 1389 de
MLC 8050
Transistor mlc 8050
IC01 -P10 Replace
philips tea 1090
8*8 led dot MATRIX Driver i2c
tea 1601 t
MDT 1692
LT 542 seven segment display data sheet
mt 1389
|
A1833
Abstract: No abstract text available
Text: Advance‡ 2Gb: x16, x32 Mobile LPDDR SDRAM Features Mobile Low-Power DDR SDRAM MT46H128M16LF – 32 Meg x 16 x 4 banks MT46H256M16L2 – 32 Meg x 16 x 4 banks x 2 MT46H64M32LF – 16 Meg x 32 x 4 banks MT46H128M32L2 – 16 Meg x 32 x 4 banks x 2 MT46H256M32L4 – 16 Meg x 32 x 4 banks x 4
|
Original
|
PDF
|
MT46H128M16LF
MT46H256M16L2
MT46H64M32LF
MT46H128M32L2
MT46H256M32L4
09005aef83a73286
A1833
|
txal* 228 bs
Abstract: CD 5888 CB CD 5888 BU 808 DX 851 A24 h2a SH7712 cd0a2 DST 09 PFC1 Nippon capacitors bcd to seven segment circuit diagram
Text: REJ09B0269-0100 SH7712 32 Hardware Manual TM SuperH Renesas 32-Bit RISC Microcomputer RISC engine Family / SH7700 Series SH7712 Rev.1.00 Revision Date: Dec. 27, 2005 HD6417712 Rev. 1.00 Dec. 27, 2005 Page ii of xlii Keep safety first in your circuit designs!
|
Original
|
PDF
|
REJ09B0269-0100
SH7712
32-Bit
SH7700
HD6417712
txal* 228 bs
CD 5888 CB
CD 5888
BU 808 DX
851 A24 h2a
SH7712
cd0a2
DST 09 PFC1
Nippon capacitors
bcd to seven segment circuit diagram
|
Untitled
Abstract: No abstract text available
Text: July 2007 HYB18M256320CFX–7.5 HYE18M256320CFX–7.5 DRAMs for Mobile Applications 256-Mbit Mobile-RAM Data S heet Rev.1.03 Data Sheet HY[B/E]18M256320CFX–7.5 256-Mbit DDR Mobile-RAM HYB18M256320CFX–7.5, HYE18M256320CFX–7.5 Revision History: Rev.1.03, 2007-07
|
Original
|
PDF
|
HYB18M256320CFX
HYE18M256320CFX
256-Mbit
18M256320CFX
|
mt 1389 de
Abstract: 1838 b infrared Schematics AL 1450 DV stc 1740 relay ras 1210 1838 t infrared cd 1619 CP bt 1690 scr pin diagram for IC cd 1619 cr tea 1601
Text: REJ09B0256-0100 32 SH7763 Hardware Manual Renesas 32-Bit RISC Microcomputer SuperHTM RISC Engine Family SH-4A Series R5S77630 Rev.1.00 Revision Date: Oct. 01, 2007 Rev. 1.00 Oct. 01, 2007 Page ii of lxvi Notes regarding these materials 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate
|
Original
|
PDF
|
REJ09B0256-0100
SH7763
32-Bit
R5S77630
mt 1389 de
1838 b infrared
Schematics AL 1450 DV
stc 1740
relay ras 1210
1838 t infrared
cd 1619 CP
bt 1690 scr
pin diagram for IC cd 1619 cr
tea 1601
|
SA-1110
Abstract: SA-1111 01-23-45-67-89-AB 278278
Text: Using the Diagnostic Manager’s Flash Loader Capability Application Note September 2000 Order Number: 278349-001 This Flash Loader Host Side Support Kit as well as the software described in it is furnished under license and may only be used or copied in accordance with the terms of the license. The information in this manual is furnished for informational use only, is subject to change without notice,
|
Original
|
PDF
|
1f800000
1f80000
1f800000,
1fc0000
SA-1110
SA-1111
01-23-45-67-89-AB
278278
|
|
MT46H64M16
Abstract: 6S55 MT46H64M16LF
Text: 1Gb: x16, x32 Mobile LPDDR SDRAM Features Mobile Low-Power DDR SDRAM MT46H64M16LF – 16 Meg x 16 x 4 Banks MT46H32M32LF – 8 Meg x 32 x 4 Banks Features Options • Vdd/Vddq – 1.8V/1.8V • Configuration – 64 Meg x 16 16 Meg x 16 x 4 banks – 32 Meg x 32 (8 Meg x 32 x 4 banks)
|
Original
|
PDF
|
MT46H64M16LF
MT46H32M32LF
09005aef82ce3074
MT46H64M16
6S55
MT46H64M16LF
|
s11 stopping compound
Abstract: DEF01
Text: 128Mb: x16, x32 Mobile DDR SDRAM Features Mobile DDR SDRAM MT46H8M16LF – 2 Meg x 16 x 4 banks MT46H4M32LF – 1 Meg x 32 x 4 banks Features Options • VDD/VDDQ = 1.70–1.95V • Bidirectional data strobe per byte of data DQS • Internal, pipelined double data rate (DDR)
|
Original
|
PDF
|
128Mb:
MT46H8M16LF
MT46H4M32LF
138ns.
09005aef8331b3e9/Source:
09005aef8331b3ce
s11 stopping compound
DEF01
|
Untitled
Abstract: No abstract text available
Text: Advance‡ 512Mb: 32 Meg x 16, 16 Meg x 32 Mobile SDRAM Features Mobile SDRAM MT48H32M16LF– 8 Meg x 16 x 4 banks MT48H16M32LF – 4 Meg x 32 x 4 banks For the latest data sheet, refer to Micron’s Web site: http://www.micron.com/mobile Table 1: Features
|
Original
|
PDF
|
512Mb:
MT48H32M16LF
MT48H16M32LF
09005aef81ca5de4/Source:
09005aef81ca5e03
MT48H32M16LF
|
KDS 11.0592 CRYSTAL
Abstract: KF-38G-12P5200 KDS Crystals 32.768 KDS oscillator 11.0592 mhz DMX-26 DS1620 DS87C530 DT-26S MC-306 kds 2 pin crystal oscillator 11.0592 mhz
Text: Application Note 79 Using the DS87C530 Real Time Clock www.dalsemi.com OVERVIEW The DS87C530 incorporates a real-time clock RTC and alarm to allow the user to perform real-world timing operations such as time-stamping an event, performing a task at a specific time, or executing very
|
Original
|
PDF
|
DS87C530
KDS 11.0592 CRYSTAL
KF-38G-12P5200
KDS Crystals 32.768
KDS oscillator 11.0592 mhz
DMX-26
DS1620
DT-26S
MC-306
kds 2 pin crystal oscillator 11.0592 mhz
|
Untitled
Abstract: No abstract text available
Text: Achronix Software & License User Guide UG002 – April 5, 2013 UG002, April 5, 2013 1 Copyright Info Copyright 2013 Achronix Semiconductor Corporation. All rights reserved. Achronix is a trademark and Speedster is a registered trademark of Achronix Semiconductor Corporation.
|
Original
|
PDF
|
UG002
UG002,
|
Untitled
Abstract: No abstract text available
Text: FUJITSU MICROELECTRONICS DATA SHEET DS05-11464-1E MEMORY Consumer FCRAMTM CMOS 512M Bit 4 bank x 2M word x 64 bit Consumer Applications Specific Memory for SiP MB81EDS516445 • DESCRIPTION The Fujitsu MB81EDS516445 is a CMOS Fast Cycle Random Access Memory (FCRAM*) with Low Power Double
|
Original
|
PDF
|
DS05-11464-1E
MB81EDS516445
MB81EDS516445
64-bit
|
MT46H128M16
Abstract: MT46H128M16LF MT46H64M32LF MT46H128 MT46H128M32L2 MT46H256M32 MT46H64M32 MT46H128M MT46H128M16L 240-ball
Text: 2Gb: x16, x32 Mobile LPDDR SDRAM Features Mobile Low-Power DDR SDRAM MT46H128M16LF – 32 Meg x 16 x 4 Banks MT46H64M32LF – 16 Meg x 32 x 4 Banks MT46H128M32L2 – 16 Meg x 32 x 4 Banks x 2 MT46H256M32L4 – 32 Meg x 16 x 4 Banks x 4 MT46H256M32R4 - 32 Meg x 16 x 4 Banks x 4
|
Original
|
PDF
|
MT46H128M16LF
MT46H64M32LF
MT46H128M32L2
MT46H256M32L4
MT46H256M32R4
09005aef8457b3eb
MT46H128M16
MT46H128M16LF
MT46H64M32LF
MT46H128
MT46H128M32L2
MT46H256M32
MT46H64M32
MT46H128M
MT46H128M16L
240-ball
|
power wizard 1.0 module
Abstract: power wizard 1.0 WIZ100SR WIZ110SR RS232 to TCP-IP LAN Ethernet converter wiznet WIZ110SR EG-SR7100A ethernet serial converter power wizard 2.0 module connector cross reference
Text: WIZ100SR User’s Manual Version 1.0 2007 WIZnet Co., Inc. All Rights Reserved. ☞ For more information, visit our website at http://www.wiznet.co.kr WIZnet’s Online Technical Support If you have something to ask about WIZnet products, write down your question on
|
Original
|
PDF
|
WIZ100SR
power wizard 1.0 module
power wizard 1.0
WIZ110SR
RS232 to TCP-IP LAN Ethernet converter
wiznet WIZ110SR
EG-SR7100A
ethernet serial converter
power wizard 2.0 module
connector cross reference
|
cbc 327
Abstract: diagram wii remote CPRS CA20C03A WaCS CA20C03A-10 CA20C03W-5 CA20C03W-8 WD2001
Text: NEWBRIDGE niCROSYSTENS NEWBRIDGE MICROSYSTEMS t.ME D • LSññlO l 0D020E7 ■ NBflC CA20C03A & CA20C03W AUGUST 1993 DES ENCRYPTION PROCESSORS The CA20C03A is an improved version of the DES encryption processor designed by Newbridge Microsystems, while the CA20C03W
|
OCR Scan
|
PDF
|
00020E7
CA20C03A
CA20C03W
CA20C03A
CA20C03W
WD20C03A
CA20C03A/W)
cbc 327
diagram wii remote
CPRS
WaCS
CA20C03A-10
CA20C03W-5
CA20C03W-8
WD2001
|
Untitled
Abstract: No abstract text available
Text: M HCS512 ic r o c h ip 0 Ä l t e F ' Code Hopping Decoder PACKAGETYPE FEATURES PDIP, SOIC Security Secure storage of Manufacturer’s Cod LRNIN |_ 1 18 □ RFIN Secure storage of transmitter’s keys LRNOUT Q 2 Up to four transmitters can be learned K e e Lo q
|
OCR Scan
|
PDF
|
HCS512
DS40151C-page
L103E01
|